#### Implementation of Higher-order Multiplexers using Lower-order Multiplexers

Implementation of 8x1 Multiplexer using 4x1 Multiplexers and 2x1 Multiplexer

| Selection Inputs |                |                | Output         |
|------------------|----------------|----------------|----------------|
| S <sub>2</sub>   | S <sub>1</sub> | S <sub>0</sub> | Υ              |
| 0                | 0              | 0              | I <sub>0</sub> |
| 0                | 0              | 1              | I <sub>1</sub> |
| 0                | 1              | 0              | I <sub>2</sub> |
| 0                | 1              | 1              | l <sub>3</sub> |
| 1                | 0              | 0              | 14             |
| 1                | 0              | 1              | 15             |
| 1                | 1              | 0              | 16             |
| 1                | 1              | 1              | I <sub>7</sub> |



#### Implementation of Higher-order Multiplexers using Lower-order Multiplexers (cont.)

Implementation of 16x1 Multiplexer using 8x1 Multiplexers and 2x1 Multiplexer

| Selection Inputs      |                |                |       | Output          |
|-----------------------|----------------|----------------|-------|-----------------|
| <b>S</b> <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | $S_0$ | Υ               |
| 0                     | 0              | 0              | 0     | I <sub>0</sub>  |
| 0                     | 0              | 0              | 1     | I <sub>1</sub>  |
| 0                     | 0              | 1              | 0     | I <sub>2</sub>  |
| 0                     | 0              | 1              | 1     | l <sub>3</sub>  |
| 0                     | 1              | 0              | 0     | 14              |
| 0                     | 1              | 0              | 1     | I <sub>5</sub>  |
| 0                     | 1              | 1              | 0     | 16              |
| 0                     | 1              | 1              | 1     | 17              |
| 1                     | 0              | 0              | 0     | I <sub>8</sub>  |
| 1                     | 0              | 0              | 1     | l <sub>9</sub>  |
| 1                     | 0              | 1              | 0     | I <sub>10</sub> |
| 1                     | 0              | 1              | 1     | I <sub>11</sub> |
| 1                     | 1              | 0              | 0     | I <sub>12</sub> |
| 1                     | 1              | 0              | 1     | I <sub>13</sub> |
| 1                     | 1              | 1              | 0     | I <sub>14</sub> |
| 1                     | 1              | 1              | 1     | I <sub>15</sub> |



#### Implementing Boolean Functions with Multiplexers

- Any Boolean function of n variables can be implemented using a 2<sup>n</sup>-to-1 multiplexer.
- The SELECT signals generate the minterms of the function.

# Implementing Boolean Functions with Multiplexers (cont.)

Implementation of  $f(A, B, C) = \sum (1, 4, 6, 7)$ 

|             | Α | $\mathbf{B}$ | $^{\rm C}$ | f |
|-------------|---|--------------|------------|---|
| 0           | 0 | 0            | 0          | 0 |
| 1           | 0 | 0            | 1          | 1 |
| 1<br>2<br>3 | 0 | 1            | 0          | 0 |
|             | 0 | 1            | 1          | 0 |
| 4<br>5<br>6 | 1 | 0            | 0          | 1 |
| 5           | 1 | 0            | 1          | 0 |
| 6           | 1 | 1            | 0          | 1 |
| 7           | 1 | 1            | 1          | 1 |
|             |   |              |            |   |



# Implementing Boolean Functions with Multiplexers (cont.)

Implementation of Half Adder using 4x1 Muxes

| Α | В | S | С |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |



# Implementing Boolean Functions with Multiplexers (cont.)

Implementation of Full Adder using 8x1 Muxes

| A | В | Cin | C <sub>out</sub> | S |
|---|---|-----|------------------|---|
| 0 | 0 | 0   | 0                | 0 |
| 0 | 0 | 1   | 0                | 1 |
| 0 | 1 | 0   | 0                | 1 |
| 0 | 1 | 1   | 1                | 0 |
| 1 | 0 | 0   | 0                | 1 |
| 1 | 0 | 1   | 1                | 0 |
| 1 | 1 | 0   | 1                | 0 |
| 1 | 1 | 1   | 1                | 1 |

